

# DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING III SEMESTER B.TECH. (CSE) IN SEMESTER EXAMINATION

SUBJECT: COMPUTER ORGANIZATION AND ARCHITECTURE (CSE 2151)

Time:10.30AM- 12.00 NOON Date: 15/12/2021 MAX.MARKS: 20

## Scheme of Evaluation Set3

1 Divide 125.125 by 16.25 by representing in IEEE 32-bit format. Show all the steps 4 clearly and represent the final in both IEEE 32-bit format and decimal representation.

Step i: Convert 125.125 to binary representation (0.5) 1111101.001 → After normalizing 1.111101001× $2^6$  E'= 6+127=133 =10000101

In IEEE 32-bit format: A= 0 10000101 1111010010......

Step ii: Convert 16.25 to binary representation (0.5)

10000.01  $\rightarrow$  After normalizing 1.0000011 X 2<sup>4</sup>

E'= 4+127=131 = 10000011

In IEEE 32-bit format: B= 0 10000011 00000110......

Step 1: subtract exponents and add 127 (0.5)

133-131+127=129 →10000001 (unsigned representation)

Step 2: Divide the mantissa (1)

1.111 1.000001 | 1.111101001 1.000001 1111000

 $\begin{array}{r}
1000001 \\
1101110 \\
\underline{1000001} \\
1011011 \\
\underline{1000001}
\end{array}$ 

1000001 11010

 $1.111101001 \div 1.0000011 = 1.111$  (0.5)

The result is already normalized.

The result in IEEE 32-bit format: 0 10000001 11100000000...... (0.5)

Decimal format: 7 (0.5)

(0.5)**Step i:** Convert 125.125 to binary representation 1111101.001 → After normalizing 1.111101001× $2^6$ E'= 6+127=133 =10000101 In IEEE 32-bit format: A= 0 10000101 1111010010...... **Step ii:** Convert 16.25 to binary representation (0.5)10000.01 → After normalizing 1.0000011 X 2<sup>4</sup> E'= 4+127=131 = 10000011 In IEEE 32-bit format: B= 0 10000011 00000110...... Step 1: subtract exponents and add 127 (0.5)133-131+127=129 →10000001 (unsigned representation) **Step 2:** Divide the mantissa (1) 1.111 1.000001 | 1.1 1 1 1 0 1 0 0 1 1.00001 1111000 1000001 1101110 1000001 1011011 1000001 11010  $1.111101001 \div 1.0000011 = 1.111$ (0.5)The result is already normalized. The result in IEEE 32-bit format:

The result in IEEE 32-bit format: 0 10000001 11100000000....... (0.5)
Decimal format: 7 (0.5)

2 A. Construct a large memory of capacity 8Mx16 using 1M x 4 chips. Draw the structure and indicate clearly, the number of address lines and the data lines in the diagram

1



Identifying correct number of rows and colums-> 0.5m Identifying no. of address lines for Large memory-0.5M Identifying no. of address lines for small memory-0.5M Writing decoder with proper inputs and outputs-0.5M

Writing proper data lines: 0.5M

Overall diagram: 0.5M

B. Explain the difference between the two groups of microinstruction based on parallelism and the amount of encoding

## **Vertical microinstruction**

- · Need considerable amount of decoding
- Short microinstruction
- · Limited scope for expressing parallelism

#### **Horizontal microinstruction**

- No decoding required
- · Long microinstruction
- Capability of expressing a high degree of parallelism
- 3 Using Booth's algorithm for 2's complement multiplication, show how to multiply 3 the multiplicand (-21) by the multiplier (-8).

+21 = 010101 21 × -8 -21= 101010 Multiplicand (m) = -21 101011 Multipher (a) = -8 +8 = 001000 -8-110111 11 1000 A a Q\_, 000000 111000 0, 000000 Arith shift of 011100 0 Arithme- shift of 000000 001110 0, Arith shift of 000000 000111 0 A= A-M 0000000 bills shight + 010101 010101 010101 000 111 0 001010 100011 Avilla ship of 000101 010001 Asith metic short 000010 101000 Arithmetic stohift +168 Sach Step 1sith above ontries 0-5mx6steps = 3M. student do not write 'Action' column, 1m not be deducted.

4 Assume that an A and B are the two unsigned 8-bit numbers which are stored in 3 consecutive memory locations NUMBER1 and NUMBER2. Write a CISC-style program to evaluate  $5A^2 + 4B^2$  and store the result in memory location RESULT assuming that the result do not exceed 8-bit. Use memory pointers to access the data from / to memory. Assume that along with the other instructions, *Multiply* instruction is also defined in the instruction set. Given that the system memory is byte addressable.

| 5A2+ 4B2 using CISC NU                                             | IMBOLS A MECKE B |
|--------------------------------------------------------------------|------------------|
| MOVE R3, # NUMBER1  MOVE R4, # NUMBER2  MOVE R5, # RESULT          | 1                |
| MOVE R1, (R3)  MOVE R2, (R4)  MULTIPLY R1, (R3)  MULTIPLY R2, (R4) | 1                |
| MULTIPLY R1, #05<br>MULTIPLY R2, #04<br>ADD R1, R2<br>MOV (R5), R1 | 1                |

5 Divide 28 by 5 using Restoring division method. Indicate all the steps clearly 28/5

| Α | Q |  |
|---|---|--|
|   |   |  |

3

| 00000        | 11100    | Initial values        |
|--------------|----------|-----------------------|
|              |          | M=00101               |
|              |          | -M=11011              |
| 00001        | 11000    | Shift A,M to the left |
| <u>11011</u> |          | A=A-M                 |
| 11100        |          | Set Q0=0, Restore A   |
| <u>00101</u> | 11000    | I Cycle               |
| 00001        | 11000    |                       |
| 00011        | 10000    | Shift A,M to the left |
| <u>11011</u> |          | A=A-M                 |
| 11110        |          | Set Q0=0, Restore A   |
| <u>00101</u> | 10000    | II Cycle              |
| 00011        | 10000    |                       |
| 00111        | 00000    | Shift A,M to the left |
| <u>11011</u> | 00004    | A=A-M                 |
| 00010        | 00001    | Set Q0=1              |
|              |          | III Cycle             |
| 00100        | 00010    | Shift A,M to the left |
| <u>11011</u> |          | A=A-M                 |
| 11111        |          | Set Q0=0, Restore A   |
| <u>00101</u> | 00011    | IV Cycle              |
| 00100        | 00011    |                       |
| 01000        | 00100    | Shift A,M to the left |
| <u>11011</u> |          | A=A-M                 |
| 00011        | 00101    | Set Q0=1              |
|              |          | V Cycle               |
| Remainder    | Quotient |                       |
|              |          |                       |

Each step :  $0.5 \times 5 = 2.5 M$ 

Indicating quotient and remainder 0.5M

## 6 Consider the Register Transfer Description given below:

Declare Registers P[4],Q[4],R[4] Declare buses Inbus[4], Outbus[4]

Start:  $P \leftarrow Inbus$ ,  $Q \leftarrow 0$ ,  $R \leftarrow 4$ ;

Loop:  $Q \leftarrow P + Q$ ;

P←P-1

R**←**R-1;

If R <> 0 then go to Loop

Outbus = Q;

Halt: go to Halt

3

# Design a neat processing section identifying all the control points



Writing 4 blocks: 0.5M

Showing width of data path and inputs: 0.5M Identifying control signals and output:2M

For any mistake : 0.5M deducted